



# 200 MHz, $16 \times 16$ Buffered Video Crosspoint Switch

FUNCTIONAL BLOCK DIAGRAM

# AD8116

#### FEATURES

Large 16 × 16 High Speed Nonblocking Switch Array Switch Array Controllable via an 80-Bit Serial Word Serial Data Out Allows "Daisy Chaining" of Multiple AD8116s to Create Large Switch Arrays Over 256 × 256 **Complete Solution Buffered Inputs 16 Individual Output Amplifiers** Drives 150  $\Omega$  Loads **Excellent Video Performance** 60 MHz 0.1 dB Gain Flatness 0.01% Differential Gain Error ( $R_L = 150 \Omega$ ) 0.01° Differential Phase Error ( $R_1 = 150 \Omega$ ) **Excellent AC Performance** 200 MHz -3 dB Bandwidth 300 V/us Slew Rate Low Power of 900 mW (3.5 mW per Point) Low All Hostile Crosstalk of -70 dB @ 5 MHz **Output Disable Allows Direct Connection of Multiple Device Outputs** Chip Enable Allows Selection of Individual AD8116s in Large Arrays (or Parallel Programming of AD8116s) **Reset Pin Allows Disabling of All Outputs (Connected** Through a Capacitor to Ground Provides "Power-**On**" Reset Capability) 128-Lead LQFP Package (14 mm  $\times$  14 mm) **APPLICATIONS Routing of High Speed Signals Including:** Composite Video (NTSC, PAL, S, SECAM, etc.) Component Video (YUV, RGB, etc.)

3-Level Digital (HDB3) Video on Demand Ultrasound

**Communication Satellites** 

#### **PRODUCT DESCRIPTION**

The AD8116 is a high speed  $16 \times 16$  video crosspoint switch matrix. It offers a -3 dB signal bandwidth greater than 200 MHz and channel switch times of 60 ns with 0.1% settling. With -70 dB of crosstalk and -105 dB of isolation (@ 5 MHz), the AD8116 is useful in many high speed applications. The differential gain and differential phase errors of better than 0.01% and 0.01°, respectively, along with 0.1 dB flatness out to 60 MHz make the AD8116 ideal for video signal switching.

The AD8116 includes output buffers that can be placed into a high impedance state for paralleling crosspoint outputs so that off channels do not load the output bus. It operates on voltage

#### REV. B

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.



supplies of  $\pm 5$  V while consuming only 90 mA of idle current. The channel switching is performed via a serial digital control that can accommodate "daisy chaining" of several devices.

The AD8116 is packaged in a 128-lead LQFP package occupying only 0.36 square inches, and is specified over the commercial temperature range of  $0^{\circ}$ C to  $70^{\circ}$ C.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/326-8703 © Analog Devices, Inc., 2001

# $\label{eq:AD8116} AD8116 - SPECIFICATIONS ~ (V_{s} = \pm 5 \text{ V}, \text{ } \text{T}_{\text{A}} = 25^{\circ}\text{C}, \text{ } \text{R}_{\text{L}} = 1 \text{ } \text{k} \Omega \text{ unless otherwise noted.})$

| Parameter                                       | Conditions                                                                     | Min   | Limit<br>Typ | Max   | Unit                   | Reference<br>Figure |
|-------------------------------------------------|--------------------------------------------------------------------------------|-------|--------------|-------|------------------------|---------------------|
| DYNAMIC PERFORMANCE                             |                                                                                |       |              |       |                        |                     |
| -3 dB Bandwidth                                 | 200 mV p-p, $R_L = 150 \Omega$                                                 |       | 200          |       | MHz                    | 1                   |
|                                                 | $1 V p-p, R_L = 150 Ω$                                                         |       | 120          |       | MHz                    | _                   |
|                                                 | $2 \text{ V p-p, R}_{L} = 150 \Omega$                                          |       | 80           |       | MHz                    | 1                   |
| Slew Rate                                       | $2 \text{ V Step, } R_L = 150 \Omega$                                          |       | 300          |       | V/µs                   | 5                   |
| Settling Time                                   | $0.1\%, 2 \text{ V Step}, R_L = 150 \Omega$                                    |       | 60           |       | ns                     | 6                   |
| Gain Flatness                                   | $0.05 \text{ dB}, 200 \text{ mV p-p}, R_L = 150 \Omega$                        |       | 25           |       | MHz                    | 1                   |
|                                                 | $0.05 \text{ dB}, 200 \text{ mV p p}, \text{R}_{\text{L}} = 150 \Omega$        |       | 20           |       | MHz                    | 1                   |
|                                                 | $0.1 \text{ dB}, 200 \text{ mV } \text{p-p}, \text{R}_{\text{L}} = 150 \Omega$ |       | 60           |       | MHz                    | 1                   |
|                                                 | $0.1 \text{ dB}, 2 \text{ V p-p}, \text{R}_{\text{L}} = 150 \Omega$            |       | 45           |       | MHz                    | 1                   |
| NOISE/DISTORTION PERFORMANCE                    |                                                                                |       |              |       |                        |                     |
| Differential Gain Error                         | NTSC or PAL, $R_L = 1 k\Omega$                                                 |       | 0.01         |       | %                      | -                   |
|                                                 | NTSC or PAL, $R_L = 150 \Omega$                                                |       | 0.01         |       | %                      | -                   |
| Differential Phase Error                        | NTSC or PAL, $R_L = 1 k\Omega$                                                 |       | 0.01         |       | Degrees                | -                   |
|                                                 | NTSC or PAL, $R_L = 150 \Omega$                                                |       | 0.01         |       | Degrees                | -                   |
| Crosstalk, All Hostile                          | f = 5  MHz                                                                     |       | -70          |       | dB                     | 2                   |
|                                                 | f = 10  MHz                                                                    |       | -60          |       | dB                     | 2                   |
| Off Isolation, Input-Output                     | $f = 10 \text{ MHz}, \text{R}_{\text{L}} = 150 \Omega$ , One Channel           |       | -105         |       | dB                     | 11                  |
| Input Voltage Noise                             | 0.01 MHz to 50 MHz                                                             |       | 15           |       | $nV/\sqrt{Hz}$         | 8                   |
| DC PERFORMANCE                                  |                                                                                |       | 0.000        |       |                        |                     |
| Gain                                            | No Load                                                                        |       | 0.999        | 1.000 | V/V                    | -                   |
|                                                 | $R_L = 1 k\Omega$                                                              | 0.992 | 0.999        | 1.000 | V/V                    | -                   |
| Gain Matching                                   | No Load, Ch-Ch                                                                 |       |              | 0.15  | %                      | -                   |
|                                                 | $R_L = 1 k\Omega$ , Ch-Ch                                                      |       |              | 0.5   | %                      | -                   |
| OUTPUT CHARACTERISTICS<br>Output Offset Voltage | Worst Case All Switch Configurations                                           |       | 15           | 45    | mV                     | 17                  |
|                                                 | Worst-Case All Switch Configurations                                           |       |              | 45    | $\Omega^{\text{IIIV}}$ |                     |
| Output Impedance                                | DC, Enabled<br>Disabled                                                        |       | 0.2          |       | MΩ                     | 12                  |
| Outrast Disable Consistence                     | Disabled                                                                       | 1     | 10           |       |                        | 9                   |
| Output Disable Capacitance                      |                                                                                |       | 3            |       | pF                     | 9                   |
| Output Leakage Current                          | Disabled                                                                       | 105   | 1            |       | μA                     | -                   |
| Output Voltage Range                            |                                                                                | ±2.5  | ±3           |       | V                      | -                   |
| Output Current                                  |                                                                                | 20    | 40           |       | mA                     | -                   |
| Short Circuit Current                           |                                                                                |       | 65           |       | mA                     | -                   |
| INPUT CHARACTERISTICS                           |                                                                                | 105   | 1.0          |       | * 7                    |                     |
| Input Voltage Range                             |                                                                                | ±2.5  | ±3           |       | V                      | -                   |
| Input Capacitance                               | Any Switch Configuration                                                       |       | 5            |       | pF                     | 13                  |
| Input Resistance                                |                                                                                | 1     | 10           | -     | ΜΩ                     | 13                  |
| Input Bias Current                              |                                                                                |       | 2            | 5     | μA                     | -                   |
| SWITCHING CHARACTERISTICS<br>Enable On Time     |                                                                                |       | 60           |       | ne                     |                     |
| Switching Time                                  | 50% UPDATE to 1% Output Settling,                                              |       | 50<br>50     |       | ns                     | 16                  |
| Switching Time                                  | 2 V Step                                                                       |       | 50           |       | ns                     | 10                  |
| Switching Transient (Glitch)                    | _                                                                              |       | 15           |       | mV p-p                 | 10                  |
| POWER SUPPLIES                                  |                                                                                |       |              |       |                        |                     |
| Supply Current                                  | AVCC, Outputs Enabled, No Load                                                 |       | 75           | 95    | mA                     | -                   |
|                                                 | Outputs Disabled                                                               |       | 25           |       | mA                     | -                   |
|                                                 | AVEE, Outputs Enabled, No Load                                                 |       | 70           | 95    | mA                     | -                   |
|                                                 | Outputs Disabled                                                               |       | 22.5         |       | mA                     | -                   |
|                                                 | DVCC, Outputs Enabled, No Load                                                 |       | 25           | 35    | mA                     | -                   |
|                                                 | DVEE, Outputs Enabled, No Load                                                 |       | 10           | 15    | mA                     | -                   |
| Supply Voltage Range                            |                                                                                |       | ±4.5 to ±5   | .5    | V                      | -                   |
| PSRR                                            | f = 100  kHz                                                                   |       | 60           |       | dB                     | 7                   |
|                                                 | f = 1  MHz                                                                     |       | 40           |       | dB                     | 7                   |
| OPERATING TEMPERATURE RANGE                     |                                                                                |       |              |       |                        |                     |
| Temperature Range                               | Operating (Still Air)                                                          |       | 0 to 70      |       | °C                     | -                   |
| $	heta_{\mathrm{JA}}$                           | Operating (Still Air)                                                          | 1     | 37           |       | °C/W                   | _                   |

Specifications subject to change without notice.

### TIMING CHARACTERISTICS

|                                               |                |     | Limit |     |      |
|-----------------------------------------------|----------------|-----|-------|-----|------|
| Parameter                                     | Symbol         | Min | Тур   | Max | Unit |
| Data Setup Time                               | t <sub>1</sub> | 20  |       |     | ns   |
| CLK Pulsewidth                                | t <sub>2</sub> | 100 |       |     | ns   |
| Data Hold Time                                | t <sub>3</sub> | 20  |       |     | ns   |
| CLK Pulse Separation                          | t <sub>4</sub> | 100 |       |     | ns   |
| CLK to UPDATE Delay                           | t <sub>5</sub> | 0   |       |     | ns   |
| UPDATE Pulsewidth                             | t <sub>6</sub> | 50  |       |     | ns   |
| CLK to DATA OUT Valid                         | t <sub>7</sub> |     |       | 200 | ns   |
| Propagation Delay, UPDATE to Switch On or Off | _              |     |       | 50  | ns   |
| Data Load Time, CLK = 5 MHz                   | _              |     | 16    |     | μs   |
| CLK, UPDATE Rise and Fall Times               | _              |     |       | 100 | ns   |
| RESET Time                                    | -              |     |       | 200 | ns   |



Figure 2. Timing Diagram and Programming Example

| V <sub>IH</sub>                                  | V <sub>IL</sub>                                     | V <sub>OH</sub> | V <sub>OL</sub> | I <sub>IH</sub>                                  | I <sub>IL</sub>                                     | I <sub>OH</sub> | I <sub>OL</sub> |
|--------------------------------------------------|-----------------------------------------------------|-----------------|-----------------|--------------------------------------------------|-----------------------------------------------------|-----------------|-----------------|
| $\frac{\text{CLK, DATA IN,}}{\text{CE, UPDATE}}$ | CLK, DATA IN, $\overline{CE}$ , $\overline{UPDATE}$ | DATA OUT        | DATA OUT        | $\frac{\text{CLK, DATA IN,}}{\text{CE, UPDATE}}$ | CLK, DATA IN, $\overline{CE}$ , $\overline{UPDATE}$ | DATA OUT        | DATA OUT        |
| 2.0 V min                                        | 0.8 V max                                           | 2.7 V min       | 0.5 V max       | 20 µA max                                        | –400 µA min                                         | –400 µA max     | 3.0 mA min      |

#### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

| Supply Voltage                                  |
|-------------------------------------------------|
| Internal Power Dissipation <sup>2</sup>         |
| AD8116 128-Lead Plastic LQFP (ST) 3.5 W         |
| Input Voltage $\pm V_S$                         |
| Output Short Circuit Duration                   |
| Observe Power Derating Curves                   |
| Storage Temperature Range                       |
| Lead Temperature Range (Soldering 10 sec) 300°C |
| NOTES                                           |

<sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

<sup>2</sup>Specification is for device in free air ( $T_A = 25^{\circ}C$ ):

#### 128-lead plastic LQFP (ST): $\theta_{JA}$ = 37°C/W.

#### **ORDERING GUIDE**

| Model     | Temperature<br>Range | Package<br>Description                   | Package<br>Option |
|-----------|----------------------|------------------------------------------|-------------------|
| AD8116JST | 0°C to 70°C          | 128-Lead Plastic LQFP<br>(14 mm × 14 mm) | ST-128A           |
| AD8116-EB |                      | Evaluation Board                         |                   |

#### MAXIMUM POWER DISSIPATION

The maximum power that can be safely dissipated by the AD8116 is limited by the associated rise in junction temperature. The maximum safe junction temperature for plastic encapsulated devices is determined by the glass transition temperature of the plastic, approximately 150°C. Temporarily exceeding this limit may cause a shift in parametric performance due to a change in the stresses exerted on the die by the package. Exceeding a junction temperature of 175°C for an extended period can result in device failure.

While the AD8116 is internally short circuit protected, this may not be sufficient to guarantee that the maximum junction temperature (150°C) is not exceeded under all conditions. To ensure proper operation, it is necessary to observe the maximum power derating curves shown in Figure 3.



Figure 3. Maximum Power Dissipation vs. Temperature

#### CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8116 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



| Table II. | <b>Operation Truth Table</b> |
|-----------|------------------------------|
|-----------|------------------------------|

| Control Lines |        |     |                   |                      |       |                                                                                                                                                      |  |
|---------------|--------|-----|-------------------|----------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CE            | UPDATE | CLK | DATA IN           | DATA OUT             | RESET | Operation/Comment                                                                                                                                    |  |
| 1             | X      | X   | Х                 | X                    | 1     | No change in logic.                                                                                                                                  |  |
| 0             | 1      | ł   | Data <sub>i</sub> | Data <sub>i-80</sub> | 1     | The data on the DATA IN line is loaded into the serial register. The first bit clocked into the serial register appears at DATA OUT 80 clocks later. |  |
| 0             | 0      | X   | Х                 | Х                    | 1     | Data in the serial shift register transfers into the parallel latches that control the switch array. Latches are transparent.                        |  |
| Х             | X      | X   | Х                 | X                    | 0     | Asynchronous operation. All outputs are disabled.<br>Remainder of logic is unchanged.                                                                |  |



Figure 4. Logic Diagram

#### PIN FUNCTION DESCRIPTIONS

| Pin Name  | Pin Numbers                                                           | Pin Description                                                                                                    |
|-----------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| INxx      | 2, 4, 6, 8, 10, 12, 14, 16, 18,<br>20, 22, 24, 26, 28, 30, 32         | Analog Inputs; xx = Channel No. 00 thru 15.                                                                        |
| DATA IN   | 37, 126                                                               | Serial Data Input, TTL Compatible.                                                                                 |
| CLK       | 36, 125                                                               | Serial Clock, TTL Compatible. Falling edge triggered.                                                              |
| DATA OUT  | 35, 124                                                               | Serial Data Out, TTL Compatible.                                                                                   |
| UPDATE    | 38, 123                                                               | Enable (Transparent) "Low." Allows serial register to connect directly to switch matrix. Data latched when "high." |
| RESET     | 39, 122                                                               | Disable Outputs, Enable "Low."                                                                                     |
| CE        | 40, 121                                                               | Chip Enable, Enable "Low." Must be "low" to clock in & latch data.                                                 |
| OUTyy     | 65, 67, 69, 71, 73, 75, 77, 79,<br>81, 83, 85, 87, 89, 91, 93, 95     | Analog Outputs yy = Channel Nos. 00 thru 15.                                                                       |
| AGND      | 1, 3, 5, 7, 9, 11, 13, 15, 17, 19,<br>21, 23, 25, 27, 29, 31, 33, 128 | Analog Ground for inputs and switch matrix.                                                                        |
| DVCC      | 34, 127                                                               | +5 V for Digital Circuitry.                                                                                        |
| DGND      | 41, 120                                                               | Ground for Digital Circuitry.                                                                                      |
| DVEE      | 42, 119                                                               | –5 V for Digital Circuitry.                                                                                        |
| AVEE      | 43, 44, 45, 116, 117, 118                                             | -5 V for Inputs and Switch Matrix.                                                                                 |
| AVCC      | 46, 47, 48, 113, 114, 115                                             | +5 V for Inputs and Switch Matrix.                                                                                 |
| AGNDxx    | 56–63, 97–104                                                         | Ground for Output Amp, xx = Output Channel Nos. 00 thru 15. <i>Must be connected</i> .                             |
| AVCC00    | 96                                                                    | +5 V for Output Channel 00. Must be connected.                                                                     |
| AVCC15    | 64                                                                    | +5 V for Output Channel 15. Must be connected.                                                                     |
| AVCCxx/yy | 68, 72, 76, 80, 84, 88, 92                                            | +5 V for Output Amplifier that is shared by Channel Nos. xx and yy. <i>Must be connected</i> .                     |
| AVEExx/yy | 66, 70, 74, 78, 82, 86, 90, 94                                        | -5 V for Output Amplifier that is shared by Channel Nos. xx and yy. <i>Must be connected</i> .                     |

V<sub>CC</sub>



a. Analog Input



d. Logic Input

INPUT O-

Figure 5. I/O Pin Schematics

#### **PIN CONFIGURATION**



### AD8116-Typical Performance Characteristics



TPC 1. Frequency Response



TPC 2. Crosstalk vs. Frequency



TPC 3. Total Harmonic Distortion



TPC 4. Step Response, 100 mV Step



TPC 5. Step Response, 2 V Step



TPC 6. Settling Time

### **Typical Performance Characteristics–AD8116**



TPC 7. PSRR vs. Frequency



TPC 8. Voltage Noise vs. Frequency



TPC 9. Output Impedance, Disabled



TPC 10. Switching Transient (Glitch)



TPC 11. Off Isolation, Input-Output



TPC 12. Output Impedance, Enabled



TPC 13. Input Impedance vs. Frequency



TPC 14. Frequency Response vs. Capacitive Load



TPC 15. Flatness vs. Capacitive Load



TPC 16. Switching Time



TPC 17. Offset Voltage Distribution



TPC 18. Offset Voltage Drift vs. Temperature

### THEORY OF OPERATION Loading Data

Data to control the switches is clocked serially into an 80-bit shift register and then transferred in parallel to an 80-bit latch. The falling edge of CLK (the serial clock input) loads data into the shift register. The first five bits of the 80 bits are loaded via DATA IN (the serial data input) program OUT15. The first of the five bits (D4) enables or disables the output. The next four bits (D3–D0, D3 = MSB, D0 = LSB) determine which one of the 16 inputs will be connected to OUT15 (only one of the 16 inputs can be connected to a given output). The remaining bits program OUT14 through OUT00.

After the shift register is filled with the new 80 bits of control data,  $\overline{\text{UPDATE}}$  is activated (low) to transfer the data to the parallel latches. The switch control latches are static and will hold their data as long as power is applied.

To extend the number of switches in an array, the DATA OUT and DATA IN pins of multiple AD8116s can be daisychained together. The DATA OUT pin is the end of the shift register and may be directly connected to the DATA IN pin of the follow-on AD8116.  $\overline{CE}$  can be used to control the clocking of data into selected devices.

#### Serial Logic

The AD8116 employs a serial interface for programming the state of the crosspoint array. The 80-bit shift register (Figure 4) consists of static D flip-flops while the parallel latch uses transparent latches that are latched by a logic high state of  $\overline{UPDATE}$ , and transparent on logic low of the same signal. The 4-to-16 decoder is a small current-mode multilevel gate array that steers a small select current to the selected point in the crosspoint array.

The  $\overline{\text{RESET}}$  signal is connected to only the enable/disable bit on each output buffer. This means that the AD8116 will have a random configuration on power-up. In normal operation though,  $\overline{\text{RESET}}$  and  $\overline{\text{UPDATE}}$  can be used together to alternately enable and disable an entire array at once, if desired.

Separate chip enable ( $\overline{\text{CE}}$ ), update ( $\overline{\text{UPDATE}}$ ) and serial data out (DATA OUT) signals allow several options for programming larger arrays of AD8116s. The function of each bit in the 80-bit word that programs the state of the AD8116 is shown in Figure 4. In normal operation, the DATA OUT pin of one AD8116 is connected to the DATA IN of the next. In this way, for example, an array of eight AD8116s would be programmed with one 640-bit sequence. In this mode  $\overline{\text{CE}}$  is logic low and the CLK and  $\overline{\text{UPDATE}}$  pins are connected in parallel.

In one alternate mode of programming, the  $\overline{\text{CE}}$  pin can be used to select one AD8116 at a time. This might be desirable when the ability to program just one device at a time is required. In this mode CLK,  $\overline{\text{UPDATE}}$  and DATA IN are all connected in parallel. The user then selects each AD8116 in turn (with the  $\overline{\text{CE}}$  signal) and programs it with the desired data. Larger arrays can also be programmed by connecting each DATA IN signal to a larger parallel bus. In this way only 80 clock cycles would be needed to program the entire array. The logic signals are configured so that all programming can be accomplished with synchronous logic and a continuous clock, so that no missing cycles or delays need be generated.

#### APPLICATIONS

#### **Multichannel Video**

The excellent video specifications of the AD8116 make it an ideal candidate for creating composite video crosspoint switches. These can be made quite dense by taking advantage of the AD8116's high level of integration and the fact that composite video requires only one crosspoint channel per system video channel. There are, however, other video formats that can be routed with the AD8116 requiring more than one crosspoint channel per video channel.

Some systems use twisted pair wiring to carry video signals. These systems utilize differential signals and can lower costs because they use lower cost cables, connectors and termination methods. They also have the ability to lower crosstalk and reject common-mode signals, which can be important for equipment that operates in noisy environments or where commonmode voltages are present between transmitting and receiving equipment.

In such systems, the video signals are differential; there is a positive and negative (or inverted) version of the signals. These complementary signals are transmitted onto each of the two wires of the twisted pair, yielding a first order zero commonmode voltage. At the receive end, the signals are differentially received and converted back into a single-ended signal.

When switching these differential signals, two channels are required in the switching element to handle the two differential signals that make up the video channel. Thus, one differential video channel is assigned to a pair of crosspoint channels, both input and output. For a single AD8116, eight differential video channels can be assigned to the 16 inputs and 16 outputs. This will effectively form an  $8 \times 8$  differential crosspoint switch.

Programming such a device will require that inputs and outputs be programmed in pairs. This information can be deduced by inspection of the programming format of the AD8116 and the requirements of the system.

There are other analog video formats requiring more than one analog circuit per video channel. One two-circuit format that is more commonly being used in systems such as satellite TV, digital cable boxes and higher quality VCRs, is called S-video or Y/C video. This format carries the brightness (luminance or Y) portion of the video signal on one channel and the color (chrominance or C) on a second channel.

Since S-video also uses two separate circuits for one video channel, creating a crosspoint system requires assigning one video channel to two crosspoint channels as in the case of a differential video system. Aside from the nature of the video format, other aspects of these two systems will be the same.

There are yet other video formats using three channels to carry the video information. Video cameras produce RGB (red, green, blue) directly from the image sensors. RGB is also the usual format used by computers internally for graphics. RGB can also be converted to Y, R-Y, B-Y format, sometimes called YUV format. These three-circuit video standards are referred to as component analog video.

The three-circuit video standards require three crosspoint channels per video channel to handle the switching function. In a fashion similar to the two-circuit video formats, the inputs and outputs are assigned in groups of three and the appropriate logic programming is performed to route the video signals.

#### **Creating Larger Crosspoint Arrays**

The AD8116 is a high density building block for crosspoint arrays over  $256 \times 256$ . Various features such as output disable, chip enable, serial data out and multiple pinouts for logic signals are very useful for the creation of these larger arrays.

The first consideration in constructing a larger crosspoint is to determine the minimum number of devices that are required. The  $16 \times 16$  architecture of the AD8116 contains 256 "points," which is a factor of four greater than an  $8 \times 8$  crosspoint and a factor of 64 greater than a  $4 \times 1$  crosspoint. The PC board area and power consumption savings are readily apparent when compared to using these smaller devices.

For a nonblocking crosspoint, the number of points required is the product of the number of inputs multiplied by the number of outputs. Nonblocking requires that the programming of a given input to one or more outputs does not restrict the availability of that input to be a source for any other outputs.

Thus a  $32 \times 32$  crosspoint will require 1024 points. This number is then divided by 256, or the number of points in one AD8116 device, to yield four in this case. This says that the minimum number of  $16 \times 16$  devices required for a fully programmable  $32 \times 32$  crosspoint is four.

Some nonblocking crosspoint architectures will require more than this minimum as calculated above. Also, there are blocking architectures that can be constructed with fewer devices than this minimum. These systems have connectivity available on a statistical basis that is determined when designing the overall system.

The basic concept in constructing larger crosspoint arrays is to connect inputs in parallel in a horizontal direction and to "wire-OR" the outputs together in the vertical direction. The meaning of horizontal and vertical can best be understood by looking at a diagram. Figure 6 illustrates this concept for a  $32 \times 32$  crosspoint array. A  $48 \times 48$  crosspoint is illustrated in Figure 7.

The  $32 \times 32$  crosspoint requires each input driver drive two inputs in parallel and each output be wire-ORed with one other output. The  $48 \times 48$  crosspoint requires driving three inputs in parallel and having the outputs wire-ORed in groups of three. It is required of the system programming that only one output of a wired-OR node be active at a time.

It is not essential that crosspoint architectures be square. For example, a  $64 \times 16$  crosspoint array can be constructed with four AD8116s by driving each input with a separate signal and wire-ORing together the corresponding outputs of each device. It can be seen, however, that by going to larger arrays the number of disabled outputs an active output has to drive starts to increase.

At some point, the number of outputs that are wire-ORed becomes too great to maintain system performance. This will vary according to which system specifications are most important. For example, a  $128 \times 16$  crosspoint can be created with eight AD8116s. This design will have 128 separate inputs and have the corresponding outputs of each device wire-ORed together in groups of eight. Using additional crosspoint devices in the design can lower the number of outputs that have to be wire-ORed together. Figure 26 shows a block diagram of a system using ten AD8116s to create a nonblocking  $128 \times 16$  crosspoint that restricts the wire-ORing at the output to only four outputs. This will prevent an enabled output from having to drive a large number of disabled devices. Additionally, by using the lower eight outputs from each of the two Rank 2 AD8116s, a blocking  $128 \times 32$  crosspoint array can be realized.

There are, however, some drawbacks to this technique. The offset voltages of the various cascaded devices will accumulate and the bandwidth limitations of the devices will compound. In addition, the extra devices will consume more current and take up more board space. Once again, the overall system design specifications will determine how to make the various trade-offs.



Figure 6. 32 × 32 Crosspoint Array Using Four AD8116s



Figure 7. 48 × 48 Crosspoint Array Using Nine AD8116s



Figure 8. Nonblocking 128  $\times$  16 Array (128  $\times$  32 Blocking)

#### **Logic Operation**

There are two basic options for controlling the logic in multicrosspoint arrays. One is to serially connect the data paths (DATA OUT to DATA IN) of all the devices and tie all the CLK and UPDATE signals in parallel.  $\overline{CE}$  can be tied low for all the devices. A long serial sequence with the desired programming data consisting of 80 bits times the number of AD8116 devices can then be shifted through all the parallel devices by using the DATA IN of the first device and the CLK. When finished clocking in the data, UPDATE can be pulled low to program all the device crosspoint matrices.

This technique has an advantage in that a separate  $\overline{CE}$  signal is not required for each chip, but has a disadvantage in that several chips' data cannot be shifted in parallel. In addition, if another device is added into the system between already existing devices, the programming sequence will have to be lengthened at some midpoint to allow for programming of the added device.

The second programming method is to connect all the CLK and the DATA IN pins in parallel and use the  $\overline{\text{CE}}$  pins in sequence to program each device. If a byte or 16-bit word of data is available for providing the programming data, then multiple AD8116s can be programmed in parallel with just 80 clock cycles. This method can be used to speed up the programming of large arrays. Of course, in a practical system, various combinations of these basic methods can be used.

#### **Power-On Reset**

Most systems will want all the AD8116s to be in the reset state (all outputs disabled) when power is applied to the system. This ensures that two outputs that are wire-ORed together will not fight each other at power up.

The power-on reset function can be implemented by adding a 0.1  $\mu$ F capacitor from the RESET pin to ground. This will hold this signal low after the power is applied to reset the device. An on-chip 20 k $\Omega$  resistor from RESET to DVCC will charge the

capacitor to the logical high state. If several AD8116s are used, the pull-up resistors will be in parallel, so a larger value capacitance should be used.

If the system requires the ability to be reset while power is still applied, the  $\overline{\text{RESET}}$  driver will have to be able to charge and discharge this capacitance in the required time. With too many devices in parallel, this might become more difficult; if this occurs, the reset circuits should be broken up into smaller subsets with each controlled by a separate driver.

#### CROSSTALK

Many systems, such as broadcast video, that handle numerous analog signal channels have strict requirements for keeping the various signals from influencing any of the others in the system. Crosstalk is the term used to describe the coupling of the signals of other nearby channels to a given channel.

When there are many signals in close proximity in a system, as will undoubtedly be the case in a system that uses the AD8116, the crosstalk issues can be quite complex. A good understanding of the nature of crosstalk and some definition of terms is required in order to specify a system that uses one or more AD8116s.

#### **Types of Crosstalk**

Crosstalk can be propagated by means of any of three methods. These fall into the categories of electric field, magnetic field and sharing of common impedances. This section will explain these effects.

Every conductor can be both a radiator of electric fields and a receiver of electric fields. The electric field crosstalk mechanism occurs when the electric field created by the transmitter propagates across a stray capacitance and couples with the receiver and induces a voltage. This voltage is an unwanted crosstalk signal in any channel that receives it.

Currents flowing in conductors create magnetic fields that circulate around the currents. These magnetic fields will then generate voltages in any other conductors whose paths they link. The undesired induced voltages in these other channels are crosstalk signals. The channels that crosstalk can be said to have a mutual inductance that couples signals from one channel to another.

The power supplies, grounds and other signal return paths of a multichannel system are generally shared by the various channels. When a current from one channel flows in one of these paths, a voltage that is developed across the impedance becomes an input crosstalk signal for other channels that share the common impedance.

All these sources of crosstalk are vector quantities, so the magnitudes cannot be simply added together to obtain the total crosstalk. In fact, there are conditions where driving additional circuits in parallel in a given configuration can actually reduce the crosstalk.

#### Areas of Crosstalk

For a practical AD8116 circuit, it is required that it be mounted to some sort of circuit board in order to connect it to power supplies and measurement equipment. Great care has been taken to create a characterization board (also available as an evaluation board) that adds minimum crosstalk to the intrinsic device. This, however, raises the issue that a system's crosstalk is a combination of the intrinsic crosstalk of the devices and the

circuit board to which they are mounted. It is important to try to separate these two areas of crosstalk when attempting to minimize its effect.

In addition, crosstalk can occur among the input circuits to a crosspoint and among the output circuits. Techniques will be discussed for diagnosing which part of a system is contributing to crosstalk.

#### **Measuring Crosstalk**

Crosstalk is measured by applying a signal to one or more channels and measuring the relative strength of that signal on a desired selected channel. The measurement is usually expressed as dB down from the magnitude of the test signal. The crosstalk is expressed by:

$$|XT| = 20 \log_{10} (Asel(s)/Atest(s))$$

where  $s = j\omega$  is the Laplace transform variable, Asel(s) is the amplitude of the crosstalk-induced signal in the selected channel and Atest(s) is the amplitude of the test signal. It can be seen that crosstalk is a function of frequency, but not a function of the magnitude of the test signal. In addition, the crosstalk signal will have a phase relative to the test signal associated with it.

A network analyzer is most commonly used to measure crosstalk over a frequency range of interest. It can provide both magnitude and phase information about the crosstalk signal.

As a crosspoint system or device grows larger, the number of theoretical crosstalk combinations and permutations can become extremely large. For example, in the case of the  $16 \times 16$ matrix of the AD8116, we can examine the number of crosstalk terms that can be considered for a single channel, say IN00 input. IN00 is programmed to connect to one of the AD8116 outputs where the measurement can be made.

First, we can measure the crosstalk terms associated with driving a test signal into each of the other 15 inputs one at a time. We can then measure the crosstalk terms associated with driving a parallel test signal into all 15 other inputs taken two at a time in all possible combinations; and then three at a time, etc., until, finally, there is only one way to drive a test signal into all 15 other inputs.

Each of these cases is legitimately different from the others and might yield a unique value depending on the resolution of the measurement system, but it is hardly practical to measure all these terms and then to specify them. In addition, this describes the crosstalk matrix for just one input channel. A similar crosstalk matrix can be proposed for every other input. In addition, if the possible combinations and permutations for connecting inputs to the other (not used for measurement) outputs are taken into consideration, the numbers rather quickly grow to astronomical proportions. If a larger crosspoint array of multiple AD8116s is constructed, the numbers grow larger still.

Obviously, some subset of all these cases must be selected to be used as a guide for a practical measure of crosstalk. One common term is "all hostile" crosstalk. This term means that all other system channels are driven in parallel, and the crosstalk to the selected channel is measured. In general, this will yield the worst crosstalk number, but this is not always the case.

Other useful crosstalk measurements are those created by one nearest neighbor or by the two nearest neighbors on either side. These crosstalk measurements will generally be higher than those of more distant channels, so they can serve as a worst case measure for any other one-channel or two-channel crosstalk measurements.

#### Input and Output Crosstalk

The flexible programming capability of the AD8116 can be used to diagnose whether crosstalk is occurring more on the input side or the output side. Some examples are illustrative. A given input channel (IN07 in the middle for this example) can be programmed to drive OUT07. The input to IN07 is just terminated to ground and no signal is applied.

All the other inputs are driven in parallel with the same test signal (practically provided by a distribution amplifier), but all other outputs except OUT07 are disabled. Since grounded IN07 is programmed to drive OUT07, there should be no signal present. Any signal that is present can be attributed to the other 15 hostile input signals, because no other outputs are driven. Thus, this method measures the all-hostile input contribution to crosstalk into IN07. Of course, the method can be used for other input channels and combinations of hostile inputs.

For output crosstalk measurement, a single input channel is driven (IN00 for example) and all outputs other than a given output (IN07 in the middle) are programmed to connect to IN00. OUT07 is programmed to connect to IN15 which is terminated to ground. Thus OUT07 should not have a signal present since it is listening to a quiet input. Any signal measured at the OUT07 can be attributed to the output crosstalk of the other 15 hostile outputs. Again, this method can be modified to measure other channels and other crosspoint matrix combinations.

#### Effect of Impedances on Crosstalk

The input side crosstalk can be influenced by the output impedance of the sources that drive the inputs. The lower the impedance of the drive source, the lower the magnitude of the crosstalk. The dominant crosstalk mechanism on the input side is capacitive coupling. The high impedance inputs do not have significant current flow to create magnetically induced crosstalk.

From a circuit standpoint, the input crosstalk mechanism looks like a capacitor coupling to a resistive load. For low frequencies the magnitude of the crosstalk will be given by:

$$|XT| = 20 \log_{10} \left[ (R_S C_M) \times s \right]$$

where  $R_S$  is the source resistance,  $C_M$  is the mutual capacitance between the test signal circuit and the selected circuit, and s is the Laplace transform variable.

From the equation it can be observed that this crosstalk mechanism has a high pass nature; it can be also minimized by reducing the coupling capacitance of the input circuits and lowering the output impedance of the drivers. If the input is driven from a 75  $\Omega$  terminated cable, the input crosstalk can be reduced by buffering this signal with a low output impedance buffer.

On the output side, the crosstalk can be reduced by driving a lighter load. Although the AD8116 is specified with excellent differential gain and phase when driving a standard 150  $\Omega$  video load, the crosstalk will be higher than the minimum due to the high output currents. These currents will induce crosstalk via the mutual inductance of the output pins and bond wires of the AD8116.

From a circuit standpoint, this output crosstalk mechanism looks like a transformer with a mutual inductance between the windings that drives a load resistor. For low frequencies, the magnitude of the crosstalk is given by:

$$|XT| = 20 \log_{10} (Mxy \times s/R_L)$$

where Mxy is the mutual inductance of output x to output y and  $R_L$  is the load resistance on the measured output. This crosstalk mechanism can be minimized by keeping the mutual inductance low and increasing  $R_L$ . The mutual inductance can be kept low by increasing the spacing of the conductors and minimizing their parallel length.

One way to increase the load resistance is to buffer the outputs with a high input impedance buffer as shown in Figure 27. The AD8079AR is a dual buffer that can be strapped for a gain of +2(B grade = +2.2). This offsets the halving of the signal when driving a standard back-terminated video cable.

The input of the buffer requires a path for bias current. This can be provided by a 500  $\Omega$  to 5 k $\Omega$  resistor to ground. This resistor also serves the purpose of biasing the outputs of the crosspoints at zero volts when all the outputs are disabled.

In addition, the load resistor actually lowers the crosstalk compared to the conditions of the AD8116 outputs driving a high impedance (greater than 10 k $\Omega$ ) or driving a video load (150  $\Omega$ ). This is because the electric field crosstalk that dominates in the high impedance case has a phase of -90 degrees, while the magnetic field crosstalk that dominates in the video load case has a phase of +90 degrees. With a 500  $\Omega$  to 5 k $\Omega$  load, the contributions from each of these is roughly equal, and there is some cancellation of crosstalk due to the phase differences.

#### **PCB** Layout

Extreme care must be exercised to minimize additional crosstalk generated by the system circuit board(s). The areas that must be carefully detailed are grounding, shielding, signal routing and supply bypassing.

The packaging of the AD8116 is designed to help keep the crosstalk to a minimum. Each input is separated from each other's input by an analog ground pin. All of these AGNDs should be directly connected to the ground plane of the circuit board. These ground pins provide shielding, low impedance return paths and physical separation for the inputs. All of these help to reduce crosstalk.

Each output is separated from its two neighboring outputs by analog supply pins of either polarity. Each of these analog supply pins provides power to the output stages of only the two adjacent outputs. These supply pins provide shielding, physical separation and low impedance supply for the channel outputs. Individual bypassing of each of these supply pins with a 0.01  $\mu$ F chip capacitor directly to the ground plane minimizes high frequency output crosstalk via the mechanism of sharing common impedances.

Each output also has an on-chip compensation capacitor that is individually tied to a package pin via the signals called AGND00 through AGND15. This technique reduces crosstalk by preventing the currents that flow in these paths from sharing a common impedance on the IC and in the package pins. These AGNDxx signals should all be connected directly to the ground plane.

The input and output signals minimize crosstalk if they are located between ground planes on layers above and below, and separated by ground in between. Vias should be located as close to the IC as possible to carry the inputs and outputs to the inner layer. The only place the input and output signals surface is at the input termination resistors and the output series back termination resistors. These signals should also be separated, to the extent possible, as soon as they emerge from the IC package.



Figure 9. Buffering Wired OR Outputs with the AD8079

#### **Evaluation Board**

A four-layer evaluation board for the AD8116 is available. This board has been carefully laid out and tested to demonstrate the specified high speed performance of the device. Figure 10 shows the schematic of the evaluation board. Figure 11 shows the component side silk-screen. The layouts of the board's four layers are given in Figures 12, 13, 14 and 15.

The evaluation board package includes the following:

- Fully populated board with BNC-type connectors.
- Windows<sup>®</sup>-based software for controlling the board from a PC via the printer port.
- Custom cable to connect evaluation board to PC.
- Disk containing Gerber files of board layout.

Windows is a registered trademark of Microsoft Corporation.



Figure 10. Evaluation Board Schematic



Figure 11. Component Side Silkscreen



Figure 12. Board Layout (Top Layer)



Figure 13. Board Layout (Signal Layer)



Figure 14. Board Layout (Power Layer)



Figure 15. Board Layout (Bottom Layer)

Optimized for video applications, all signal inputs and outputs are terminated with 75  $\Omega$  resistors. Figure 16 shows a cross-section of one of the input or output tracks along with the arrangement of the PCB layers. It should be noted that unused regions of the four layers are filled up with ground planes. As a result, the input and output traces, in addition to having controlled impedances, are well shielded.



#### Figure 16. Cross Section of Input and Output Traces

The board has 32 BNC type connectors: 16 inputs and 16 outputs. The connectors are arranged in two crescents around the device. As can be seen from Figure 13, this results in all sixteen input signal traces and all sixteen signal output traces having the same length. This is useful in tests such as All-Hostile Crosstalk where the phase relationship and delay between signals needs to be maintained from input to output.

The four power supply pins AVCC, DVCC, AVEE and DVEE should be connected to good quality, low noise,  $\pm 5$  V supplies. Where the same  $\pm 5$  V power supplies are used for analog and digital, separate cables should be run for the power supply to the evaluation board's analog and digital power supply pins.

As can be seen in Figure 17, there is extensive power supply decoupling on the evaluation board. Figure 17 shows the location of all the decoupling capacitors relative to the AD8116's pins. Four large 10 µF capacitors are located near the evaluation board's power supply connection terminals. These decouple the AVCC, DVCC, AVEE and DVEE supplies. Because it is required that the voltage difference between DGND and AGND never exceed 0.7 V, these grounds are connected by two antiparallel diodes. On the output side of the device (Pin 65 to Pin 96), the sixteen output pins are interleaved with the AVCC and AVEE power supply pins. Each of these pins is locally decoupled with a 0.01 µF capacitor. These pins are also decoupled in groups of four with 0.1 µF capacitors. Due to space constraints the power supply Pins 34 (DVCC) and 42 (DVEE) are neither connected nor decoupled. These pins are, however, internally connected to DVCC and DVEE (Pins 127 and 119).

As a general rule, each power supply pin (or group of adjacent power supply pins) should be locally decoupled with a 0.01  $\mu$ F capacitor. If there is a space constraint, it is more important to decouple analog power supply pins before digital power supply pins. A 0.1  $\mu$ F capacitor, located reasonably close to the pins, can be used to decouple a number of power supply pins. Finally a 10  $\mu$ F capacitor should be used to decouple power supplies as they come on to the board.



Figure 17. Detail of Decoupling on Evaluation Board

#### Controlling the Evaluation Board from a PC

The evaluation board include Windows-based control software and a custom cable that connects the board's digital interface to the printer port of the PC. The wiring of this cable is shown in Figure 18. The software requires Windows 3.1 or later to operate. To install the software, insert the disk labeled "Disk #1 of 2" in the PC and run the file called SETUP.EXE. Additional installation instructions will be given on-screen. Before beginning installation, it is important to terminate any other Windows applications that are running.



Figure 18. Evaluation Board-PC Connection Cable

When you launch the crosspoint control software, you will be asked to select the printer port you are using. Most modern PCs have only one printer port, usually called LPT1; however, some laptop computers use the PRN port. Figure 19 shows the main screen of the control software in its initial reset state (all outputs off). Using the mouse, any input can be connected with one or more outputs by simply clicking on the appropriate radio buttons in the  $16 \times 16$  on-screen array. Each time a button is clicked on, the software automatically sends and latches the required 80-bit data stream to the evaluation board. An output can be turned off by clicking the appropriate button in the Off column. To turn off all outputs, click on RESET.

The software offers volatile and nonvolatile storage of configurations. For volatile storage, up to two configurations can be stored and recalled using the Memory 1 and Memory 2 Buffers. These function in an identical fashion to the memory on a pocket calculator. For nonvolatile storage of a configuration, the Save Setup and Load Setup functions can be used. This stores the configuration as a data file on disk.

#### **Overshoot on PC Printer Ports' Data Lines**

The data lines on some printer ports have excessive overshoot. Overshoot on the pin that is used as the serial clock (Pin 6 on the D-Sub-25 connector) can cause communication problems. This overshoot can be eliminated by connecting a capacitor from the CLK line on the evaluation board to ground. A pad has been provided on the solder-side of the evaluation board to allow this capacitor to be soldered into place. Depending upon the overshoot from the printer port, this capacitor may need to be as large as  $0.01 \, \mu$ F.



Figure 19. Screen Display of Control Software

#### **OUTLINE DIMENSIONS**

Dimensions shown in millimeters and (inches). Metric measurements are not rounded. English measurements are rounded.



## **Revision History–AD8116**

| Location                                              | Page |
|-------------------------------------------------------|------|
| Data Sheet changed from REV. A to REV. B.             |      |
| Correction to pin number in Pin Function Descriptions | 6    |

C01071a-0-6/01(B)